



# P-channel 30 V, 0.048 Ω typ., 4 A STripFET<sup>TM</sup> H6 DeepGATE<sup>TM</sup> Power MOSFET in PowerFLAT<sup>TM</sup> 2x2 package

Datasheet - preliminary data



Figure 1. Internal schematic diagram



#### **Features**

| Order code | V <sub>DSS</sub> | R <sub>DS(on)</sub> max. | I <sub>D</sub> |
|------------|------------------|--------------------------|----------------|
| STL4P3LLH6 | 30 V             | 0.056 Ω at 10 V          | 4 A            |

- Very low on-resistance R<sub>DS(on)</sub>
- Very low gate charge
- · High avalanche ruggedness
- Low gate drive power loss

## **Applications**

· Switching application

### **Description**

This device is a P-channel Power MOSFET developed using the STripFET<sup>TM</sup> H6 technology with a new trench gate structure. The resulting Power MOSFET exhibits very low  $R_{DS(on)}$  in all packages.

**Table 1. Device summary** 

| Order code | Marking | Package        | Packaging     |
|------------|---------|----------------|---------------|
| STL4P3LLH6 | 4K3L    | PowerFLAT™ 2x2 | Tape and reel |

Note: For the P-channel MOSFET the actual polarity of the voltages and the current must be reversed.

December 2014 DocID024616 Rev 2 1/13

Contents STL4P3LLH6

## **Contents**

| 1 | Electrical ratings                      | 3  |
|---|-----------------------------------------|----|
| 2 | Electrical characteristics              | 4  |
|   | 2.1 Electrical characteristics (curves) | 6  |
| 3 | Test circuits                           | 8  |
| 4 | Package mechanical data                 | 9  |
| 5 | Revision history                        | 12 |

STL4P3LLH6 Electrical ratings

## 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                         | Parameter                                               | Value      | Unit |
|--------------------------------|---------------------------------------------------------|------------|------|
| $V_{DS}$                       | Drain-source voltage                                    | 30         | V    |
| V <sub>GS</sub>                | Gate-source voltage                                     | ± 20       | V    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>amb</sub> = 25 °C  | 4          | Α    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>amb</sub> = 100 °C | 2.75       | Α    |
| I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed)                                  | 16         | Α    |
| P <sub>TOT</sub>               | Total dissipation at T <sub>amb</sub> = 25 °C           | 2.4        | W    |
| TJ                             | Operating junction temperature                          | 150        | °C   |
| T <sub>stg</sub>               | Storage temperature                                     | -55 to 150 | °C   |

<sup>1.</sup> Pulse width limited by safe operating area

Table 3. Thermal resistance

| Symbol                   | Parameter                       | Value | Unit |
|--------------------------|---------------------------------|-------|------|
| R <sub>thj-amb</sub> (1) | Thermal resistance junction-amb | 52    | °C/W |

<sup>1.</sup> When mounted on FR-4 board of 1inch $^2$ , 2oz Cu, t < 10 sec

Note:

For the P-channel MOSFET the actual polarity of the voltages and the current must be reversed.

Electrical characteristics STL4P3LLH6

## 2 Electrical characteristics

(T<sub>CASE</sub> = 25 °C unless otherwise specified).

Table 4. On/off states

| Symbol               | Parameter                         | Test conditions                                                          | Min | Тур   | Max   | Unit |
|----------------------|-----------------------------------|--------------------------------------------------------------------------|-----|-------|-------|------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage    | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$                            | 30  |       |       | V    |
|                      | Zero gate voltage drain           | $V_{GS} = 0 \text{ V}, V_{DS} = 30 \text{ V}$                            |     |       | 1     |      |
| I <sub>DSS</sub>     | I <sub>DSS</sub> current          | $V_{GS} = 0 \text{ V}, V_{DS} = 30 \text{ V},$<br>$T_J = 125 \text{ °C}$ |     |       | 10    | μΑ   |
| I <sub>GSS</sub>     | Gate body leakage current         | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 20 \text{ V}$                        |     |       | 100   | nA   |
| V <sub>GS(th)</sub>  | Gate threshold voltage            | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                     | 1   |       | 2.5   | V    |
| R <sub>DS(on)</sub>  | Static drain-source on-resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 2 A                             |     | 0.048 | 0.056 | Ω    |
|                      |                                   | $V_{GS} = 4.5 \text{ V}, I_D = 2 \text{ A}$                              |     | 0.075 | 0.09  | 52   |

#### Table 5. Dynamic

| Symbol           | Parameter                    | Test conditions                                                          | Min | Тур | Max | Unit |
|------------------|------------------------------|--------------------------------------------------------------------------|-----|-----|-----|------|
| C <sub>iss</sub> | Input capacitance            |                                                                          | -   | 639 | -   |      |
| C <sub>oss</sub> | Output capacitance           | $V_{DS} = 25 \text{ V, f=1 MHz,}$                                        | -   | 79  | -   | pF   |
| C <sub>rss</sub> | Reverse transfer capacitance | $V_{GS} = 0 V$                                                           | -   | 52  | -   | '    |
| Qg               | Total gate charge            | V <sub>DD</sub> = 15 V, I <sub>D</sub> = 4 A,<br>V <sub>GS</sub> = 4.5 V | -   | 6   | -   |      |
| Q <sub>gs</sub>  | Gate-source charge           |                                                                          | -   | 1.9 | -   | nC   |
| $Q_{gd}$         | Gate-drain charge            | - 00                                                                     | -   | 2.1 | -   |      |

#### Table 6. Switching times

| Symbol              | Parameter           | Test conditions                               | Min | Тур  | Max | Unit |
|---------------------|---------------------|-----------------------------------------------|-----|------|-----|------|
| t <sub>d(on)</sub>  | Turn-on delay time  |                                               | -   | 5.4  | -   |      |
| t <sub>r</sub>      | Rise time           | V <sub>DD</sub> = 15 V, I <sub>D</sub> = 4 A, |     | 5    | -   | ns   |
| t <sub>d(off)</sub> | Turn-off delay time | $R_G = 4.7 \Omega, V_{GS} = 10 V$             | -   | 19.2 | -   | 115  |
| t <sub>f</sub>      | Fall time           |                                               | -   | 3.4  | -   |      |

Table 7. Source drain diode

| Symbol                         | Parameter                | Test conditions                                       | Min | Тур  | Max | Unit |
|--------------------------------|--------------------------|-------------------------------------------------------|-----|------|-----|------|
| V <sub>SD</sub> <sup>(1)</sup> | Forward on voltage       | I <sub>SD</sub> = 4 A, V <sub>GS</sub> = 0            | -   | -    | 1.1 | V    |
| t <sub>rr</sub>                | Reverse recovery time    | I <sub>SD</sub> = 4 A,                                | -   | 11.2 | -   | ns   |
| Q <sub>rr</sub>                | Reverse recovery charge  | di/dt = 100 A/μs,                                     | -   | 3.5  | -   | nC   |
| I <sub>RRM</sub>               | Reverse recovery current | $V_{DD} = 16 \text{ V}, T_{J} = 150 ^{\circ}\text{C}$ | -   | 0.6  | -   | Α    |

<sup>1.</sup> Pulsed: pulse duration=300µs, duty cycle 1.5%

Note: For the P-channel MOSFET the actual polarity of the voltages and the current must be reversed.

**Electrical characteristics** STL4P3LLH6

#### **Electrical characteristics (curves)** 2.1

Figure 2. Safe operating area

 $I_{D}(A)$ 100µs 10 1ms 10ms T=150°C T<sub>amb</sub>=25°C

Figure 3. Thermal impedance



Figure 4. Output characteristics

10

Single pulse

100

 $V_{DS}(V)$ 

Figure 5. Transfer characteristics GIPG170920141543FSR





Figure 6. Gate charge vs gate-source voltage

Figure 7. Static drain-source on-resistance





Figure 8. Normalized  $V_{(BR)DSS}$  vs temperature



Figure 9. Capacitance variations



Figure 10. Normalized gate threshold voltage vs. temperature

Figure 11. Normalized on-resistance vs. temperature





Figure 12. Source-drain diode forward characteristics



Test circuits STL4P3LLH6

## 3 Test circuits

Figure 13. Switching times test circuit for resistive load

Figure 14. Gate charge test circuit



Figure 15. Test circuit for inductive load switching and diode recovery times



8/13 DocID024616 Rev 2

# 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.

Table 8. PowerFLAT™ 2 x 2 mechanical data

| Dim.   |      | mm.  |      |
|--------|------|------|------|
| Dilli. | Min. | Тур. | Max. |
| А      | 0.70 | 0.75 | 0.80 |
| A1     | 0.00 | 0.02 | 0.05 |
| А3     |      | 0.20 |      |
| b      | 0.25 | 0.30 | 0.35 |
| D      | 1.90 | 2.00 | 2.10 |
| Е      | 1.90 | 2.00 | 2.10 |
| D2     | 0.90 | 1.00 | 1.10 |
| E2     | 0.80 | 0.90 | 1.00 |
| е      | 0.55 | 0.65 | 0.75 |
| K      | 0.15 | 0.25 | 0.35 |
| K1     | 0.20 | 0.30 | 0.40 |
| K2     | 0.25 | 0.35 | 0.45 |
| L      | 0.20 | 0.25 | 0.30 |
| L1     | 0.65 | 0.75 | 0.85 |



Figure 16. Drawing dimension PowerFLAT™ 2 x 2

# 5 Packaging mechanical data



Figure 17. PowerFLAT™ 2 x 2 footprint (dimensions in mm)

Revision history STL4P3LLH6

# 6 Revision history

**Table 9. Document revision history** 

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 09-May-2013 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 09-Dec-2014 | 2        | Text edits throughout document On cover page:  - changed title description  - updated features and description In Table 4, changed R <sub>DS(on)</sub> values In Table 5, changed values and test conditions In Table 6, changed values and test conditions In Table 7, changed values and test conditions In Table 7, changed values and test conditions Added Section 2.1: Electrical characteristics (curves) Updated Section 3: Test circuits Updated Section 4: Package mechanical data |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2014 STMicroelectronics - All rights reserved

